# **PASS - Computer Systems**

Week 2

#### 1. Gate Logic

Hardware —a set of chips. Chips are made of simpler chips—down to the simplest structure. That structure is an elementary logic gate(Nand). Logic gates are simply implementations (in hardware form) of Boolean functions (AND, OR). This allows us to represent these logical statements in computer form.

a. What are the below Boolean functions?

| $x \cdot y$                                   | x AND Y                              |
|-----------------------------------------------|--------------------------------------|
| x + y                                         | A DR 1                               |
| $\overline{x}$                                | NOT X                                |
| $x \cdot \overline{y} + \overline{x} \cdot y$ | x and NOT 1 OR not x and not 4 - xor |
| $\overline{x \cdot y}$                        | NOT X AND Y -NANO                    |

- 2. Every Boolean function can be expressed using at least one Boolean expression called the canonical representation.
  - a. What is the *canonical representation* of the below Boolean function?

| х | у | Z | f(x,y) |
|---|---|---|--------|
| 0 | 0 | 0 | 0      |
| 0 | 0 | 1 | 0      |
| 0 | 1 | 0 | 1      |
| 0 | 1 | 1 | 0      |
| 1 | 0 | 0 | 1      |
| 1 | 0 | 1 | 0      |
| 1 | 1 | 0 | 1      |
| 1 | 1 | 1 | 0      |

Answer x·y·z + x·y·z + x·y·z

b. What is the *canonical representation* of the below Boolean function?

| x | у | f(x,y) |  |  |
|---|---|--------|--|--|
| 1 | 1 | 1      |  |  |
| 0 | 1 | 0      |  |  |
| 0 | 0 | 1      |  |  |
| 1 | 0 | 1      |  |  |

| Answer | 2V.4 F | N.U + | N. Ū |   |   |
|--------|--------|-------|------|---|---|
|        | J      |       |      | _ | _ |

c. What is the *canonical representation* of the below Boolean function?

| х | у | f(x,y) |
|---|---|--------|
| 0 | 0 | 1      |
| 1 | 0 | 0      |
| 0 | 1 | 0      |
| 1 | 1 | 1      |

|               | -       |                                               |  |
|---------------|---------|-----------------------------------------------|--|
| I Answer      | 20 - 1/ | + 76.4                                        |  |
| 7 11 10 11 01 | 70.9    | <u>, , , , , , , , , , , , , , , , , , , </u> |  |
|               |         |                                               |  |

3. What are the logic gates below?

| =   |       | <b>⊅</b> | <b>⊅</b> ~ | <b>-</b> >∞- | <b>1</b> | \$>~ |
|-----|-------|----------|------------|--------------|----------|------|
| AND | ON AN | 0r       | NOR        | TON          | XOR      | YNOR |

4. Which part is the interface? Which part is the implementation? Which part is HDL program?



**Figure 1.6** HDL implementation of a Xor gate.

| What is the difference between an interface, and an implementation? | interface describes input loutput is unique implementation is how gate is wired |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------|
| What is HDL?                                                        | High Description Canguage                                                       |
| Why use HDL?                                                        | describe and implement<br>hardware using software                               |

- 5. Work in groups of two. One person writes the HDL code and the other person draws the implementation
  - a. AND gate

Using only Nand gates, draw the logic circuit and write HDL code for the And gate. Clearly label the internal wires with the names used in your HDL.

# **PARTS:**

// write your HDL code in this box

Nand 
$$(a = a, b = b, 0ut = out 2)$$
  
Nand  $(a = out 2, b = out 2, out = out)$ 



## 6. OR gate

Using only Nand gates, draw the logic circuit and write HDL code for the Or gate. Clearly label the internal wires with the names used in your HDL.

#### **PARTS:**

// write your HDL code in this box

Nand (
$$a = a$$
,  $b = a$ , out = temp()  
Nand ( $a = b$ ,  $b = b$ , out = temp2)  
Nand ( $a = temp()$ ,  $b = temp()$ , out =out)



#### 7. Multiplexor

Using only And, Or and Not gates, draw the logic circuit and write HDL code for Multiplexor. The Multiplexor for two values a and b, and selection bit sel must be implemented as:  $a \cdot \overline{sel} + b \cdot sel$ . Clearly label the internal wires with the names used in your HDL.

#### HDL

```
CHIP Mux {

// The available chips:

// And(a=?, b=?, out =?) // Or(a=?, b=?, out=?) // Not(in=?, out=?)

IN a, b, sel;
```

#### **PARTS:**

// write your HDL code in this box

OUT out;

# **Circuit Diagram**





# 8. Basing on the answers to question 7, answer questions below

| What is the minimum number of NAND gates needed to construct a <b>NOT</b> gate?        | 1   |
|----------------------------------------------------------------------------------------|-----|
| What is the minimum number of NAND gates needed to construct an <b>AND</b> gate?       | 2   |
| What is the minimum number of NAND gates needed to construct an <b>OR</b> gate?        | 3   |
| Is there a limit on the number of ways to express a Nand chip in terms of other chips? | no! |

# **Useful Resources**

- 1. It's handy to remember Demorgan's Law:
  - NOT (A OR B) = (NOT A) AND (NOT B)
  - NOT (A AND B) = (NOT A) OR (NOT B)

# 2. Boolean functions

| Function        | x                                   | 0 | 0 | 1 | 1 |
|-----------------|-------------------------------------|---|---|---|---|
| runction        | у                                   | 0 | 1 | 0 | 1 |
| Constant 0      | 0                                   | 0 | 0 | 0 | 0 |
| And             | $x \cdot y$                         | 0 | 0 | 0 | 1 |
| x And Not y     | $x \cdot \bar{y}$                   | 0 | 0 | 1 | 0 |
| X               | X                                   | 0 | 0 | 1 | 1 |
| Not $x$ And $y$ | $\bar{x} \cdot y$                   | 0 | 1 | 0 | 0 |
| y               | y                                   | 0 | 1 | 0 | 1 |
| Xor             | $x \cdot \bar{y} + \bar{x} \cdot y$ | 0 | 1 | 1 | 0 |
| Or              | x + y                               | 0 | 1 | 1 | 1 |
| Nor             | $\overline{x+y}$                    | 1 | 0 | 0 | 0 |
| Equivalence     | $x \cdot y + \bar{x} \cdot \bar{y}$ | 1 | 0 | 0 | 1 |
| Not y           | $\bar{y}$                           | 1 | 0 | 1 | 0 |
| If y then x     | $x + \bar{y}$                       | 1 | 0 | 1 | 1 |
| Not <i>x</i>    | $\bar{x}$                           | 1 | 1 | 0 | 0 |
| If x then y     | $\bar{x} + y$                       | 1 | 1 | 0 | 1 |
| Nand            | $\overline{x\cdot y}$               | 1 | 1 | 1 | 0 |
| Constant 1      | 1                                   | 1 | 1 | 1 | 1 |

Figure 1.2 All the Boolean functions of two variables.

### 3. Multi-bit basic gates

**Multi-Bit Not** An n-bit Not gate applies the Boolean operation Not to every one of the bits in its n-bit input bus:

```
Chip name: Not16
Inputs: in[16] // a 16-bit pin
Outputs: out[16]
Function: For i=0..15 out[i]=Not(in[i]).
```

**Multi-Bit And** An *n*-bit And gate applies the Boolean operation And to every one of the n bit-pairs arrayed in its two *n*-bit input buses:

```
Chip name: And16
Inputs: a[16], b[16]
Outputs: out[16]
Function: For i=0..15 out[i]=And(a[i],b[i]).
```

**Multi-Bit Or** An *n*-bit Or gate applies the Boolean operation Or to every one of the n bit-pairs arrayed in its two *n*-bit input buses:

**Multi-Bit Multiplexor** An n-bit multiplexor is exactly the same as the binary multiplexor described in figure 1.8, except that the two inputs are each n-bit wide; the selector is a single bit.